A Study on the Reliability of Ru-Zr Metal Gate with Thin Gate Oxide

박막 게이트 산화막에 대한 Ru-Zr 금속 게이트의 신뢰성에 관한 연구

  • 이충근 (한국항공대학교 항공전자공학과) ;
  • 서현상 (한국항공대학교 항공전자공학과) ;
  • 홍신남 (한국항공대학교 전자.정보통신.컴퓨터)
  • Published : 2004.04.01

Abstract

In this paper, the characteristics of co-sputtered Ru-Zr metal alloy as gate electrode of MOS capacitors have been investigated. The atomic compositions of alloy were varied by using the combinations of relative sputtering power of Ru and .Zr. C-V and I-Vcharacteristics of MOS capacitors were measured to find the effective oxide thickness and work function. The alloy made of about 50% of Ru and 50% of Zr exhibited an adequate work function for nMOS. C-V and I-V measurements after 600 and $700^{\circ}C$ rapid thermal annealing were performed to prove the thermal and chemical stability of the Ru-Zr alloy film. Negligible changes in the accumulated capacitance and work function before and after annealing were observed. Sheet resistance of Ru-Zr alloy was lower than that of poly-silicon. It can be concluded that the Ru-Zr alloy can be a possible substitute for the poly-silicon used as a gate of nMOS.

Keywords

References

  1. Y. Taur, D. A. Buchanan, W. Chen, D. J. Frank, K. E. Ismail, S. H. Lo, G. A. Sai-Halasz, R. G. Viswanathan, H. J. Wann, S. J. Wind, and H. S. Wong, 'CMOS Scaling into the Nanometer Regime,' Proceedings of the IEEE, Vol. 85, No. 4, pp. 486-504, April 1997 https://doi.org/10.1109/5.573737
  2. Y. C. Yeo, Q. Lu, P. Ranade, H. Takeuchi, K. J. Yang, I. Polishchuk, T. J. King, C. Hu, S. C.Song, H. F. Luan, and D. L. Kwong, 'Dual-Metal Gate CMOS Technology with Ultrathin Silicon Nitride Gate Dielectric,' IEEE Electron Device Letters, Vol. 22, No. 5, pp. 227-229, May 2001 https://doi.org/10.1109/55.919237
  3. Semiconductor Industry Association, 'International technology roadmap for semiconductors,' 2000 update
  4. V. Misra, H. Zhong, and H. Lazar, 'Electrical Properties of Ru-Based Alloy Gate Electrodes for Dual Metal Gate Si-CMOS,' IEEE Electron Device Letters, Vo. 23, No. 6, pp. 354-356, June 2002 https://doi.org/10.1109/LED.2002.1004233
  5. I. De, D. Johri, A, Srivastava, and C. M. Osburn, 'Impact of gate workfunction on device performance at the 50nm technology node,' Soild-State Electronics, 44, pp. 1077-1080, 2000 https://doi.org/10.1016/S0038-1101(99)00323-8
  6. R. Lin, Q. Lu, P. Ranade, T. J. King, and C. Hu, 'An Adjustable Work Function Technology Using Mo Gate for CMOS Devices,' IEEE Electron Device Letters, Vol. 23, No. 1, pp. 49-51, January 2002 https://doi.org/10.1109/55.974809
  7. H. Zhong, G. Heuss, and V. Misra, 'Electical Properties of $RuO_2$ Gate Electrodes for Dual Metal Gate Si-CMOS,' IEEE Electron Device Letters, Vol. 21, No. 12, pp. 593-595, December 2000 https://doi.org/10.1109/55.887476
  8. J. R. Hauser and K. Ahmed, 'Characterization fo Ultrathin Oxides Using Electrical C-V and I-V measurements,' Gaithersburg, MD: Nat. Inst. Stand. Technol., 1998
  9. V. Misra, G. Heuss, and H. Zhang, 'Use of metal-oxide-semiconductor capacitors to detect interactions of Hf and Zr gate electrodes with $SiO_2\;and\;ZrO_2$,' Applied Physics Letters, Vol. 78, No. 26, pp. 4166-4168, June 2001 https://doi.org/10.1063/1.1380240
  10. K. Mahdouk, K. Elaissaoui, J. Charles, L. Bouirden, and J. C. Gachon, 'Calorimetric study and optimization of the ruthenium zirconium phase diagram,' Intermetallics, Vol. 5, No. 2, pp. 111-116, 1997 https://doi.org/10.1016/S0966-9795(96)00069-6
  11. W. C. Lee and C. Hu, 'Mideling Gate and Substrate Currents due to Conduction and Valence-Band Electron and Hole Tunneling,' Symposium on VLSI Technology Digest of Technical papers, pp. 198-199, 2000 https://doi.org/10.1109/VLSIT.2000.852824
  12. J. E. Suarez, B. E. Johnson, and B. El-Kareh, 'Thermal Stability fo Polysilicon Resistors,' Electronic Components and Technology Conference Proceedings 41st, pp. 537-543, 1991 https://doi.org/10.1109/ECTC.1991.163929
  13. K. Ino, T. Ushiki, K. Kawai, I. Ohshima, T. Shinohara, and T. Ohmi, 'Highly-Reliable Low-Resistivity bcc-Ta Gate MOS Technology Using Low-Damage Xe-Plasma Sputtering and Si-Encapsulated Silicidation Process,' Symposium on VLSI Technology Digest of Technical Papers, pp. 186-187, 1998 https://doi.org/10.1109/VLSIT.1998.689250