DOI QR코드

DOI QR Code

A Delta-Sigma Fractional-N Frequency Synthesizer for Quad-Band Multi-Standard Mobile Broadcasting Tuners in 0.18-μm CMOS

  • Shin, Jae-Wook (High-Speed Integrated Circuits and Systems Lab., Kwangwoon University) ;
  • Kim, Jong-Sik (High-Speed Integrated Circuits and Systems Lab., Kwangwoon University) ;
  • Kim, Seung-Soo (High-Speed Integrated Circuits and Systems Lab., Kwangwoon University) ;
  • Shin, Hyun-Chol (High-Speed Integrated Circuits and Systems Lab., Kwangwoon University)
  • Published : 2007.12.31

Abstract

A fractional-N frequency synthesizer supports quadruple bands and multiple standards for mobile broadcasting systems. A novel linearized coarse tuned VCO adopting a pseudo-exponential capacitor bank structure is proposed to cover the wide bandwidth of 65%. The proposed technique successfully reduces the variations of KVCO and per-code frequency step by 3.2 and 2.7 times, respectively. For the divider and prescaler circuits, TSPC (true single-phase clock) logic is extensively utilized for high speed operation, low power consumption, and small silicon area. Implemented in $0.18-{\mu}m$ CMOS, the PLL covers $154{\sim}303$ MHz (VHF-III), $462{\sim}911$ MHz (UHF), and $1441{\sim}1887$ MHz (L1, L2) with two VCO's while dissipating 23 mA from 1.8 V supply. The integrated phase noise is 0.598 and 0.812 degree for the integer-N and fractional-N modes, respectively, at 750 MHz output frequency. The in-band noise at 10 kHz offset is -96 dBc/Hz for the integer-N mode and degraded only by 3 dB for the fractional-N mode.

Keywords

References

  1. I. Vassiliou et al., 'A 0.18um CMOS Dual-Band Direct-Conversion DVB-H Receiver,' ISSCC Dig. Tech. Papers, pp.606-607, Feb. 2006
  2. Y. Kim et al., 'A Multi-Band Multi-Mode CMOS Direct Conversion DVB-H Tuner,' ISSCC Dig. Tech. Papers, pp.608-609, Feb. 2006
  3. M. Womac et al., 'Dual-Band Single-Ended-Input Direct-Conversion DVB-H Receiver,' ISSCC Dig. Tech. Papers, pp.610-611, Feb. 2006
  4. B. Kim et al., 'A 100mW Dual-Band CMOS MobileTV Tuner IC for T-DMB/DAB and ISDB-T,' ISSCC Dig. Tech. Papers, pp.6l4-6l5, Feb. 2006
  5. P. Antoine et al., 'A Direct-Conversion Receiver for DVB-H,' IEEE J. Solid-State Circuits, vol. 40, no. 2, pp. 2536-2546, Dec. 2005 https://doi.org/10.1109/JSSC.2005.857429
  6. M. Marutani et al., 'An 18mW 90 to 770 MHz Synthesizer with Agile Auto-Tuning for Digital TVTuners,' ISSCC Dig. Tech. Papers, pp.192-193, Feb. 2006
  7. D. Hauspie et al., 'Wideband VCO with Simultaneous Switching of Frequency Band, Active Core and Varactor Size,' ESSCIRC Dig. Tech. Papers, pp.452-455, Sep. 2006
  8. W. Rhee et al., 'A 1.1-GHz CMOS Fractional-N Frequency Synthesizer with 3-bit Third Order L-Li Modulator,' IEEE J. Solid-State Circuits, vol. 35, no. 10, pp. 1453-1460, Oct. 2000 https://doi.org/10.1109/4.871322

Cited by

  1. Low-Power and High-Efficiency Class-D Audio Amplifier Using Composite Interpolation Filter for Digital Modulators vol.14, pp.1, 2014, https://doi.org/10.5573/JSTS.2014.14.1.109
  2. A CMOS Charge Pump Circuit with Short Turn-on Time for Low-spur PLL Synthesizers vol.16, pp.6, 2016, https://doi.org/10.5573/JSTS.2016.16.6.873
  3. A Phase-Interpolator-Based Fractional Counter for All-Digital Fractional-N Phase-Locked Loop vol.64, pp.3, 2017, https://doi.org/10.1109/TCSII.2016.2560340