DOI QR코드

DOI QR Code

A 500 MHz-to-1.2 GHz Reset Free Delay Locked Loop for Memory Controller with Hysteresis Coarse Lock Detector

  • Received : 2010.11.01
  • Published : 2011.06.30

Abstract

This paper describes a reset-free delay-locked loop (DLL) for a memory controller application, with the aid of a hysteresis coarse lock detector. The coarse lock loop in the proposed DLL adjusts the delay between input and output clock within the pull-in range of the main loop phase detector. In addition, it monitors the main loop's lock status by dividing the input clock and counting its multiphase edges. Moreover, by using hysteresis, it controls the coarse lock range, thus reduces jitter. The proposed DLL neither suffers from harmonic lock and stuck problems nor needs an external reset or start-up signal. In a 0.13-${\mu}m$ CMOS process, post-layout simulation demonstrates that, even with a switching supply noise, the peak-to-peak jitter is less than 30 ps over the operating range of 500-1200 MHz. It occupies 0.04 $mm^2$ and dissipates 16.6 mW at 1.2 GHz.

Keywords

References

  1. Actel "Simultaneous Switching Noise and Signal integrity Application Note : AC263"
  2. Yongsam Moon, "An All-Analog Multiphase Delay-Locked Loop Using a Replica Delay Line for Wide-Range Operation and Low-Jitter Performance," IEEE JOURNAL OF SOLID-STATE CIRCUITS, Vol.35, No.3, Mar., 2000. https://doi.org/10.1109/4.826820
  3. Kyoeng-Ho Lee, "Delay locked loop for generating multi-phase clock," Korea Patent, 10-2000-0028609.
  4. M.-S. Hwang, "Reduction of pump current mismatch in charge-pump PLL," ELECTRONICS LETTERS 29th, Vol.45, No.3, Jan., 2009.
  5. C. -K. K. Yang "Delay-Locked Loops-an overview," in Phase-Locking in High-Performance Systems From Devices to Architectures, B. Razavi, Ed. NewYork: Wiley/IEEE Press, pp.13-22.
  6. H.K.Chi, "A 500MHz-to-1.2GHz Reset Free Delay Locked Loop for Memory Controller with Hysteresis Coarse Lock Detector," International Technical Conference on Circuits/Systems, Computers and Communications, 2010.

Cited by

  1. A Design of Vernier Coarse-Fine Time-to-Digital Converter using Single Time Amplifier vol.12, pp.4, 2012, https://doi.org/10.5573/JSTS.2012.12.4.411