DOI QR코드

DOI QR Code

A "Thru-Short-Open" De-embedding Method for Accurate On-Wafer RF Measurements of Nano-Scale MOSFETs

  • Kim, Ju-Young (Department of Electronic Engineering, Hankuk University of Foreign Studies) ;
  • Choi, Min-Kwon (Department of Electronic Engineering, Hankuk University of Foreign Studies) ;
  • Lee, Seong-Hearn (Department of Electronic Engineering, Hankuk University of Foreign Studies)
  • Received : 2011.08.31
  • Published : 2012.03.31

Abstract

A new on-wafer de-embedding method using thru, short and open patterns sequentially is proposed to eliminate the errors of conventional methods. This "thru-short-open" method is based on the removal of the coupling admittance between input and output interconnect dangling legs. The increase of the de-embedding effect of the lossy coupling capacitance on the cutoff frequency in MOSFETs is observed as the gate length is scaled down to 45 nm. This method will be very useful for accurate RF measurements of nano-scale MOSFETs.

Keywords

References

  1. M. C. A. M. Koolen, J. A. M. Geelen and M. P. J. G. Versleijen, "An improved de-embedidng technique for on-wafer high-frequency characterization," in Proc. IEEE Bipolar Circuits Tech. Meet., pp.188-191, Sep., 1991.
  2. S. Lee, "Effects of pad and interconnection parasitics on forward transit time in HBTs," IEEE Trans. Electron Devices, Vol.46, No.2, pp.275-280, Feb., 1999. https://doi.org/10.1109/16.740889
  3. H. Cho and D. Burk, "A three step method for the de-embedding of high frequency S-parameter measurements," IEEE Trans. Electron Devices, Vol.38, No.6, pp.1371-1375, June, 1991. https://doi.org/10.1109/16.81628
  4. E. P. Vandamme, D. M. M. P. Schreurs and C. V. Dinther, "Improved three-step de-embedding method to accurately account for the influence of pad parasitics in silicon on-wafer RF test-structures," IEEE Trans. Electron Devices, Vol.48, No.4, pp.737-742, Apr., 2001. https://doi.org/10.1109/16.915712
  5. J. Cha, J. Cha and S. Lee, "Uncertainty analysis of two-step and three-step methods for deembedding on-wafer RF transistor measurements," IEEE Trans. Electron Devices, Vol.55, No.8, pp.2195-2201, Aug., 2008. https://doi.org/10.1109/TED.2008.926752
  6. T. E. Kolding, "On-wafer calibration techniques for giga-hertz CMOS measurements," in Proc. IEEE Int. Microelectronic Test Structures Conf., pp.105-110, Mar., 1999.
  7. J. Song, F. Ling, G. Flynn, W. Blood and E. Demircan, "A de-embedding technique for interconnects," in Proc. Electrical Perfomance of Electonic Packaging, pp.129-132, Oct., 2001.
  8. H. Ito and K. Masu, "A simple through-only deembedding method for on-wafer S-parameter measurements up to 110 GHz," in IEEE MTT-S Int. Microwave Symposium Digest, pp.383-386, Jun., 2008.
  9. A. Issaoun, Y. Z. Xiong, J. Shi, J. Brinkhoff and F. Lin, "On the deembedding issue of CMOS multigigahertz measurements," IEEE Trans. Microwave Theory and Techniques, Vol.55, No.9, pp.1813-1823, Sep., 2007. https://doi.org/10.1109/TMTT.2007.904041
  10. J.-Y. Cha, J.-Y. Cha, and S. Lee, "Scalable BSIM3v3 RF Modeling for CMOS IC Simulation," in Proc. of International SoC Design Conf., pp.529-530, Oct., 2007.

Cited by

  1. Black Phosphorus Radio-Frequency Transistors vol.14, pp.11, 2014, https://doi.org/10.1021/nl5029717
  2. Effect of Uderpass Structure on Quality Factor and Breakdown Voltage in RF Inductor vol.27, pp.6, 2014, https://doi.org/10.4313/JKEM.2014.27.6.356
  3. Large-Signal Output Equivalent Circuit Modeling for RF MOSFET IC Simulation vol.15, pp.5, 2015, https://doi.org/10.5573/JSTS.2015.15.5.485
  4. Accurate RF C-V Method to Extract Effective Channel Length and Parasitic Capacitance of Deep-Submicron LDD MOSFETs vol.15, pp.6, 2015, https://doi.org/10.5573/JSTS.2015.15.6.653
  5. Accurate Non-Quasi-Static Gate-Source Impedance Model of RF MOSFETs vol.13, pp.6, 2013, https://doi.org/10.5573/JSTS.2013.13.6.569
  6. New SPICE Modeling for Bias-Dependent Gate-Drain Overlap Capacitance in RF MOSFETs vol.52, pp.4, 2015, https://doi.org/10.5573/ieie.2015.52.4.049
  7. A Study on Improved Optimization Method for Modeling High Resistivity SOI RF CMOS Symmetric Inductor vol.52, pp.9, 2015, https://doi.org/10.5573/ieie.2015.52.9.021
  8. tunable capacitors with RF commutation quality factors exceeding 6000 vol.109, pp.11, 2016, https://doi.org/10.1063/1.4961626
  9. Effect of BST film thickness on the performance of tunable interdigital capacitors grown by MBE vol.111, pp.26, 2017, https://doi.org/10.1063/1.5004566