DOI QR코드

DOI QR Code

Technical Trend of TSV(Through Silicon Via) Filling for 3D Wafer Electric Packaging

3D 웨이퍼 전자접합을 위한 관통 비아홀의 충전 기술 동향

  • Ko, Young-Ki (Micro-Joining Center, Korea Institute of Industrial Technology (KITECH)) ;
  • Ko, Yong-Ho (Micro-Joining Center, Korea Institute of Industrial Technology (KITECH)) ;
  • Bang, Jung-Hwan (Micro-Joining Center, Korea Institute of Industrial Technology (KITECH)) ;
  • Lee, Chang-Woo (Micro-Joining Center, Korea Institute of Industrial Technology (KITECH))
  • 고영기 (한국생산기술연구원 마이크로조이닝센터) ;
  • 고용호 (한국생산기술연구원 마이크로조이닝센터) ;
  • 방정환 (한국생산기술연구원 마이크로조이닝센터) ;
  • 이창우 (한국생산기술연구원 마이크로조이닝센터)
  • Received : 2014.06.09
  • Accepted : 2014.06.24
  • Published : 2014.06.30

Abstract

Through Silicon Via (TSV) technology is the shortest interconnection technology which is compared with conventional wire bonding interconnection technology. Recently, this technology has been also noticed for the miniaturization of electronic devices, multi-functional and high performance. The short interconnection length of TSV achieve can implement a high density and power efficiency. Among the TSV technology, TSV filling process is important technology because the cost of TSV technology is depended on the filling process time and reliability. Various filling methods have been developed like as Cu electroplating method, molten solder insert method and Ti/W deposition method. In this paper, various TSV filling methods were introduced and each filling materials were discussed.

Keywords

References

  1. "3-D TSV Interconnects", yole development, August 2008
  2. "3D IC & TSV Technology", yole development, July 2011
  3. E. J. Vardaman, "Applications for TSV and Issues for Adoption", SEMATECH technical meeting, 2008
  4. T. S. Oh, "Formation of Sn Through-Silicon-Vias for Chip Stack Packages", CEMP-IZM Workshop, 2008
  5. P. Dixit, X. Chen, J. Miao, S. Divakaran and R. Preisser, "Study of surface treatment processes for improvement in the wettability of silicon-based materials used in high aspect ratio through-via copper electroplating", Applied Surface Sicence, 253, 8637-8646, 2007 https://doi.org/10.1016/j.apsusc.2007.04.067
  6. S. Lee, and J. Lee, "Copper Via Filling Using Organic Additives and Wave Current Electroplating", Journal of Microelectronics & Packaging Society, 14-3 (2007), 37-42
  7. G. Chang, and J. Lee, "The Effect of Current Types on Through Via Hole Filling for 3D-SiP Application", Journal of the Microelectronics & Packaging Society, 13-4 (2006), 45-50
  8. C. Song, Z. Wang, Q. Chen, J. Cai and L. Liu, "High aspect ratio copper through-silicon-vias for 3D integration," Microelectronic Engineering, 85 (2008), 1952-1956 https://doi.org/10.1016/j.mee.2008.05.017
  9. S. Park, T. Oh, Y. Eum and J. Moon, "Interconnection Processes Using Cu Vias for MEMS Sensor Packages," Journal of the Microelectronics & Packaging Society, 14-4 (2007) 63-69
  10. Proceeding of the ASME-IMECE 2011
  11. D.H. Triyoso, T. B. Dao, T. Kropewnicki, F. Martinez, R. Noble, and M. Hamilton, "Progress and Challenges of Tungsten-Filled Through-Silicon Via", Proceeding of ICICDT (2010), 118-121
  12. D. Henry, X. Baillin, V. Lapras, MH. Vaudaine, JM. Quemper, N. Sillon, B. Dunne, C. Hernandez, E. Vigier-Blanc, "Via First Technology Development Based on High Aspect Ratio Trenches Filled with Doped Polysilicon", Proceeding of ElECTRONIC Components and Technology Conference, 2007, 830-835
  13. S. Ogawa, S. Soda, S. S. Lee, S. Izuo, Y. Yoshida, "RF-MEMS switch with through-silicon via by the molten solder ejection method", Sensors and Actuators A 181 (2012) 77-80 https://doi.org/10.1016/j.sna.2012.04.023
  14. R. He, C. Song, F. Dai, H. Wang, D. Yu," Development and Thermo-mechanical Stress Analysis of TSVs filling with Sn-based Intermetallics", Proceeding of International Conference on Electronic Packaging Technology & High Density Packaging, 2012, 36-39
  15. R. He, H. Wang, J. Zhou, X. Guo, D. Yu, L. Wan, "Nonlinear Thermo-Mechanical Analysis of TSV Interposer Filling with Solder, Cu and Cu-Cored Solder", Proceeding of International Conference on Electronic Packaging Technology & High Density Packaging, 2011, 224-227
  16. A. Tsukada, R. Sato, S. Sekine, R. Kimura, K. Kishi, Y. Sato, Y. Iwata, H. Murata, "Study on TSV with New Filling Method and Alloy for Advanced 3D-SiP", Proceeding of ECTC (2011), 1981-1986
  17. R. Sato, A. Tsukada, Y. Sato, Y. Iwata, H. Murata, S. Sekine, R. Kimura, K. Kishi, "Study on high performance and productivity of TSV's with new filling method and alloy for advanced 3D-SiP", Proceeding of 3D Systems Integration Conference (3D IC), 2011 IEEE International, 1-4
  18. Y. K. Jee, J. Yu, K.W. Park and T.S. Oh, "Zinc and Tin-Zinc Via-Filling for the Formation of Through-Silicon Vias in a System-in-Package", Journal of Electronic Materials, 38-5 (2009), 685-690 https://doi.org/10.1007/s11664-008-0646-6
  19. Y. K. Ko, M. K. Han, S. Yoo, C. W. Lee, "High Speed and Low Cost TSV Filling Technology by Using Molten Solder", Journal of KWJS 29-3 (2011), 270-274 (in Korean)
  20. Y. K. Ko, M. S. Kang, S. Yoo, C. W. Lee, "High Speed TSV Filling Technology by using Molten Solder and Fabrication of Composite Solder as Filler Material", Journal of KWJS 30-3 (2012), 219-223 (in Korean)
  21. D. Saint-Patrice, F. Jacquet, C. Bridoux, S. Bolis, R. Anciant, A. Pouydebasque, N. Sillon, E. Vigier Blanc, "Ultra Low Cost Wafer Level Via Filling and Interconnection using Conductive Polymer", Proceeding of Electronic Components and Technology Conference, 2011, 1711-1716
  22. P.Chausse, M. Bouchoucha, D. Henry, N. Sillon, L.L. Chapelon, "Polymer filling of medium density Through Silicon Via for 3D-Packaging", Proceeding of Electronics Packaging Technology Conference, 2009, 790-794
  23. A. C. Fischer, M. Grange, N. Roxhed, R. Weerasekera, D. Pamunuwa, G. Stemme and F. Niklaus, "wire-bonded through-silicon vias with low capacitive substrate", J. Micromech. Microeng. 21 (2011) 085035 https://doi.org/10.1088/0960-1317/21/8/085035
  24. A. C. Fischer, S. J. Bleiker, T. Haraldsson, N. Roxhed, G. Stemme and F. Niklaus, "Very high aspect ratio through-silicon vias (TSVs) fabricated using automated magnetic assembly of nickel wires", J. Micromech. Microeng. 22 (2012) 105001 https://doi.org/10.1088/0960-1317/22/10/105001
  25. A. Gupta, S. Kannan, B. C. Kim, F. Mohammed, B. Ahn, "Development of Novel Carbon Nanotube TSV Technology", Proceeding of Electronic Components and Technology Conference, 2010, 1699-1702
  26. T. Wang, S. Chen, D. Jiang, Y. Fu, K. Jeppson, L. Ye and J. Liu, "Through-Silicon Vias Filled With Densified and Transferred Carbon Nanotube Forests", IEEE Electron Device Letters, 3-3 (2012)

Cited by

  1. Effect of Via Pitch on the Extrusion Behavior of Cu-filled TSV vol.56, pp.6, 2018, https://doi.org/10.3365/KJMM.2018.56.6.449